Clone of mesa.
You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

adreno_pm4.xml.h 17KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502
  1. #ifndef ADRENO_PM4_XML
  2. #define ADRENO_PM4_XML
  3. /* Autogenerated file, DO NOT EDIT manually!
  4. This file was generated by the rules-ng-ng headergen tool in this git repository:
  5. http://github.com/freedreno/envytools/
  6. git clone https://github.com/freedreno/envytools.git
  7. The rules-ng-ng source files this header was generated from are:
  8. - /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 364 bytes, from 2015-05-20 20:03:07)
  9. - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2015-05-20 20:03:07)
  10. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a2xx.xml ( 32901 bytes, from 2015-05-20 20:03:14)
  11. - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_common.xml ( 10755 bytes, from 2015-09-14 20:46:55)
  12. - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_pm4.xml ( 14968 bytes, from 2015-05-20 20:12:27)
  13. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a3xx.xml ( 67771 bytes, from 2015-09-14 20:46:55)
  14. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a4xx.xml ( 63970 bytes, from 2015-09-14 20:50:12)
  15. Copyright (C) 2013-2015 by the following authors:
  16. - Rob Clark <robdclark@gmail.com> (robclark)
  17. Permission is hereby granted, free of charge, to any person obtaining
  18. a copy of this software and associated documentation files (the
  19. "Software"), to deal in the Software without restriction, including
  20. without limitation the rights to use, copy, modify, merge, publish,
  21. distribute, sublicense, and/or sell copies of the Software, and to
  22. permit persons to whom the Software is furnished to do so, subject to
  23. the following conditions:
  24. The above copyright notice and this permission notice (including the
  25. next paragraph) shall be included in all copies or substantial
  26. portions of the Software.
  27. THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  28. EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  29. MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  30. IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  31. LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  32. OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  33. WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  34. */
  35. enum vgt_event_type {
  36. VS_DEALLOC = 0,
  37. PS_DEALLOC = 1,
  38. VS_DONE_TS = 2,
  39. PS_DONE_TS = 3,
  40. CACHE_FLUSH_TS = 4,
  41. CONTEXT_DONE = 5,
  42. CACHE_FLUSH = 6,
  43. HLSQ_FLUSH = 7,
  44. VIZQUERY_START = 7,
  45. VIZQUERY_END = 8,
  46. SC_WAIT_WC = 9,
  47. RST_PIX_CNT = 13,
  48. RST_VTX_CNT = 14,
  49. TILE_FLUSH = 15,
  50. CACHE_FLUSH_AND_INV_TS_EVENT = 20,
  51. ZPASS_DONE = 21,
  52. CACHE_FLUSH_AND_INV_EVENT = 22,
  53. PERFCOUNTER_START = 23,
  54. PERFCOUNTER_STOP = 24,
  55. VS_FETCH_DONE = 27,
  56. FACENESS_FLUSH = 28,
  57. };
  58. enum pc_di_primtype {
  59. DI_PT_NONE = 0,
  60. DI_PT_POINTLIST_PSIZE = 1,
  61. DI_PT_LINELIST = 2,
  62. DI_PT_LINESTRIP = 3,
  63. DI_PT_TRILIST = 4,
  64. DI_PT_TRIFAN = 5,
  65. DI_PT_TRISTRIP = 6,
  66. DI_PT_LINELOOP = 7,
  67. DI_PT_RECTLIST = 8,
  68. DI_PT_POINTLIST = 9,
  69. DI_PT_LINE_ADJ = 10,
  70. DI_PT_LINESTRIP_ADJ = 11,
  71. DI_PT_TRI_ADJ = 12,
  72. DI_PT_TRISTRIP_ADJ = 13,
  73. DI_PT_PATCHES = 34,
  74. };
  75. enum pc_di_src_sel {
  76. DI_SRC_SEL_DMA = 0,
  77. DI_SRC_SEL_IMMEDIATE = 1,
  78. DI_SRC_SEL_AUTO_INDEX = 2,
  79. DI_SRC_SEL_RESERVED = 3,
  80. };
  81. enum pc_di_index_size {
  82. INDEX_SIZE_IGN = 0,
  83. INDEX_SIZE_16_BIT = 0,
  84. INDEX_SIZE_32_BIT = 1,
  85. INDEX_SIZE_8_BIT = 2,
  86. INDEX_SIZE_INVALID = 0,
  87. };
  88. enum pc_di_vis_cull_mode {
  89. IGNORE_VISIBILITY = 0,
  90. USE_VISIBILITY = 1,
  91. };
  92. enum adreno_pm4_packet_type {
  93. CP_TYPE0_PKT = 0,
  94. CP_TYPE1_PKT = 0x40000000,
  95. CP_TYPE2_PKT = 0x80000000,
  96. CP_TYPE3_PKT = 0xc0000000,
  97. };
  98. enum adreno_pm4_type3_packets {
  99. CP_ME_INIT = 72,
  100. CP_NOP = 16,
  101. CP_INDIRECT_BUFFER = 63,
  102. CP_INDIRECT_BUFFER_PFD = 55,
  103. CP_WAIT_FOR_IDLE = 38,
  104. CP_WAIT_REG_MEM = 60,
  105. CP_WAIT_REG_EQ = 82,
  106. CP_WAIT_REG_GTE = 83,
  107. CP_WAIT_UNTIL_READ = 92,
  108. CP_WAIT_IB_PFD_COMPLETE = 93,
  109. CP_REG_RMW = 33,
  110. CP_SET_BIN_DATA = 47,
  111. CP_REG_TO_MEM = 62,
  112. CP_MEM_WRITE = 61,
  113. CP_MEM_WRITE_CNTR = 79,
  114. CP_COND_EXEC = 68,
  115. CP_COND_WRITE = 69,
  116. CP_EVENT_WRITE = 70,
  117. CP_EVENT_WRITE_SHD = 88,
  118. CP_EVENT_WRITE_CFL = 89,
  119. CP_EVENT_WRITE_ZPD = 91,
  120. CP_RUN_OPENCL = 49,
  121. CP_DRAW_INDX = 34,
  122. CP_DRAW_INDX_2 = 54,
  123. CP_DRAW_INDX_BIN = 52,
  124. CP_DRAW_INDX_2_BIN = 53,
  125. CP_VIZ_QUERY = 35,
  126. CP_SET_STATE = 37,
  127. CP_SET_CONSTANT = 45,
  128. CP_IM_LOAD = 39,
  129. CP_IM_LOAD_IMMEDIATE = 43,
  130. CP_LOAD_CONSTANT_CONTEXT = 46,
  131. CP_INVALIDATE_STATE = 59,
  132. CP_SET_SHADER_BASES = 74,
  133. CP_SET_BIN_MASK = 80,
  134. CP_SET_BIN_SELECT = 81,
  135. CP_CONTEXT_UPDATE = 94,
  136. CP_INTERRUPT = 64,
  137. CP_IM_STORE = 44,
  138. CP_SET_DRAW_INIT_FLAGS = 75,
  139. CP_SET_PROTECTED_MODE = 95,
  140. CP_BOOTSTRAP_UCODE = 111,
  141. CP_LOAD_STATE = 48,
  142. CP_COND_INDIRECT_BUFFER_PFE = 58,
  143. CP_COND_INDIRECT_BUFFER_PFD = 50,
  144. CP_INDIRECT_BUFFER_PFE = 63,
  145. CP_SET_BIN = 76,
  146. CP_TEST_TWO_MEMS = 113,
  147. CP_REG_WR_NO_CTXT = 120,
  148. CP_RECORD_PFP_TIMESTAMP = 17,
  149. CP_WAIT_FOR_ME = 19,
  150. CP_SET_DRAW_STATE = 67,
  151. CP_DRAW_INDX_OFFSET = 56,
  152. CP_DRAW_INDIRECT = 40,
  153. CP_DRAW_INDX_INDIRECT = 41,
  154. CP_DRAW_AUTO = 36,
  155. CP_UNKNOWN_19 = 25,
  156. CP_UNKNOWN_1A = 26,
  157. CP_UNKNOWN_4E = 78,
  158. CP_WIDE_REG_WRITE = 116,
  159. IN_IB_PREFETCH_END = 23,
  160. IN_SUBBLK_PREFETCH = 31,
  161. IN_INSTR_PREFETCH = 32,
  162. IN_INSTR_MATCH = 71,
  163. IN_CONST_PREFETCH = 73,
  164. IN_INCR_UPDT_STATE = 85,
  165. IN_INCR_UPDT_CONST = 86,
  166. IN_INCR_UPDT_INSTR = 87,
  167. };
  168. enum adreno_state_block {
  169. SB_VERT_TEX = 0,
  170. SB_VERT_MIPADDR = 1,
  171. SB_FRAG_TEX = 2,
  172. SB_FRAG_MIPADDR = 3,
  173. SB_VERT_SHADER = 4,
  174. SB_GEOM_SHADER = 5,
  175. SB_FRAG_SHADER = 6,
  176. };
  177. enum adreno_state_type {
  178. ST_SHADER = 0,
  179. ST_CONSTANTS = 1,
  180. };
  181. enum adreno_state_src {
  182. SS_DIRECT = 0,
  183. SS_INDIRECT = 4,
  184. };
  185. enum a4xx_index_size {
  186. INDEX4_SIZE_8_BIT = 0,
  187. INDEX4_SIZE_16_BIT = 1,
  188. INDEX4_SIZE_32_BIT = 2,
  189. };
  190. #define REG_CP_LOAD_STATE_0 0x00000000
  191. #define CP_LOAD_STATE_0_DST_OFF__MASK 0x0000ffff
  192. #define CP_LOAD_STATE_0_DST_OFF__SHIFT 0
  193. static inline uint32_t CP_LOAD_STATE_0_DST_OFF(uint32_t val)
  194. {
  195. return ((val) << CP_LOAD_STATE_0_DST_OFF__SHIFT) & CP_LOAD_STATE_0_DST_OFF__MASK;
  196. }
  197. #define CP_LOAD_STATE_0_STATE_SRC__MASK 0x00070000
  198. #define CP_LOAD_STATE_0_STATE_SRC__SHIFT 16
  199. static inline uint32_t CP_LOAD_STATE_0_STATE_SRC(enum adreno_state_src val)
  200. {
  201. return ((val) << CP_LOAD_STATE_0_STATE_SRC__SHIFT) & CP_LOAD_STATE_0_STATE_SRC__MASK;
  202. }
  203. #define CP_LOAD_STATE_0_STATE_BLOCK__MASK 0x00380000
  204. #define CP_LOAD_STATE_0_STATE_BLOCK__SHIFT 19
  205. static inline uint32_t CP_LOAD_STATE_0_STATE_BLOCK(enum adreno_state_block val)
  206. {
  207. return ((val) << CP_LOAD_STATE_0_STATE_BLOCK__SHIFT) & CP_LOAD_STATE_0_STATE_BLOCK__MASK;
  208. }
  209. #define CP_LOAD_STATE_0_NUM_UNIT__MASK 0x7fc00000
  210. #define CP_LOAD_STATE_0_NUM_UNIT__SHIFT 22
  211. static inline uint32_t CP_LOAD_STATE_0_NUM_UNIT(uint32_t val)
  212. {
  213. return ((val) << CP_LOAD_STATE_0_NUM_UNIT__SHIFT) & CP_LOAD_STATE_0_NUM_UNIT__MASK;
  214. }
  215. #define REG_CP_LOAD_STATE_1 0x00000001
  216. #define CP_LOAD_STATE_1_STATE_TYPE__MASK 0x00000003
  217. #define CP_LOAD_STATE_1_STATE_TYPE__SHIFT 0
  218. static inline uint32_t CP_LOAD_STATE_1_STATE_TYPE(enum adreno_state_type val)
  219. {
  220. return ((val) << CP_LOAD_STATE_1_STATE_TYPE__SHIFT) & CP_LOAD_STATE_1_STATE_TYPE__MASK;
  221. }
  222. #define CP_LOAD_STATE_1_EXT_SRC_ADDR__MASK 0xfffffffc
  223. #define CP_LOAD_STATE_1_EXT_SRC_ADDR__SHIFT 2
  224. static inline uint32_t CP_LOAD_STATE_1_EXT_SRC_ADDR(uint32_t val)
  225. {
  226. return ((val >> 2) << CP_LOAD_STATE_1_EXT_SRC_ADDR__SHIFT) & CP_LOAD_STATE_1_EXT_SRC_ADDR__MASK;
  227. }
  228. #define REG_CP_DRAW_INDX_0 0x00000000
  229. #define CP_DRAW_INDX_0_VIZ_QUERY__MASK 0xffffffff
  230. #define CP_DRAW_INDX_0_VIZ_QUERY__SHIFT 0
  231. static inline uint32_t CP_DRAW_INDX_0_VIZ_QUERY(uint32_t val)
  232. {
  233. return ((val) << CP_DRAW_INDX_0_VIZ_QUERY__SHIFT) & CP_DRAW_INDX_0_VIZ_QUERY__MASK;
  234. }
  235. #define REG_CP_DRAW_INDX_1 0x00000001
  236. #define CP_DRAW_INDX_1_PRIM_TYPE__MASK 0x0000003f
  237. #define CP_DRAW_INDX_1_PRIM_TYPE__SHIFT 0
  238. static inline uint32_t CP_DRAW_INDX_1_PRIM_TYPE(enum pc_di_primtype val)
  239. {
  240. return ((val) << CP_DRAW_INDX_1_PRIM_TYPE__SHIFT) & CP_DRAW_INDX_1_PRIM_TYPE__MASK;
  241. }
  242. #define CP_DRAW_INDX_1_SOURCE_SELECT__MASK 0x000000c0
  243. #define CP_DRAW_INDX_1_SOURCE_SELECT__SHIFT 6
  244. static inline uint32_t CP_DRAW_INDX_1_SOURCE_SELECT(enum pc_di_src_sel val)
  245. {
  246. return ((val) << CP_DRAW_INDX_1_SOURCE_SELECT__SHIFT) & CP_DRAW_INDX_1_SOURCE_SELECT__MASK;
  247. }
  248. #define CP_DRAW_INDX_1_VIS_CULL__MASK 0x00000600
  249. #define CP_DRAW_INDX_1_VIS_CULL__SHIFT 9
  250. static inline uint32_t CP_DRAW_INDX_1_VIS_CULL(enum pc_di_vis_cull_mode val)
  251. {
  252. return ((val) << CP_DRAW_INDX_1_VIS_CULL__SHIFT) & CP_DRAW_INDX_1_VIS_CULL__MASK;
  253. }
  254. #define CP_DRAW_INDX_1_INDEX_SIZE__MASK 0x00000800
  255. #define CP_DRAW_INDX_1_INDEX_SIZE__SHIFT 11
  256. static inline uint32_t CP_DRAW_INDX_1_INDEX_SIZE(enum pc_di_index_size val)
  257. {
  258. return ((val) << CP_DRAW_INDX_1_INDEX_SIZE__SHIFT) & CP_DRAW_INDX_1_INDEX_SIZE__MASK;
  259. }
  260. #define CP_DRAW_INDX_1_NOT_EOP 0x00001000
  261. #define CP_DRAW_INDX_1_SMALL_INDEX 0x00002000
  262. #define CP_DRAW_INDX_1_PRE_DRAW_INITIATOR_ENABLE 0x00004000
  263. #define CP_DRAW_INDX_1_NUM_INSTANCES__MASK 0xff000000
  264. #define CP_DRAW_INDX_1_NUM_INSTANCES__SHIFT 24
  265. static inline uint32_t CP_DRAW_INDX_1_NUM_INSTANCES(uint32_t val)
  266. {
  267. return ((val) << CP_DRAW_INDX_1_NUM_INSTANCES__SHIFT) & CP_DRAW_INDX_1_NUM_INSTANCES__MASK;
  268. }
  269. #define REG_CP_DRAW_INDX_2 0x00000002
  270. #define CP_DRAW_INDX_2_NUM_INDICES__MASK 0xffffffff
  271. #define CP_DRAW_INDX_2_NUM_INDICES__SHIFT 0
  272. static inline uint32_t CP_DRAW_INDX_2_NUM_INDICES(uint32_t val)
  273. {
  274. return ((val) << CP_DRAW_INDX_2_NUM_INDICES__SHIFT) & CP_DRAW_INDX_2_NUM_INDICES__MASK;
  275. }
  276. #define REG_CP_DRAW_INDX_3 0x00000003
  277. #define CP_DRAW_INDX_3_INDX_BASE__MASK 0xffffffff
  278. #define CP_DRAW_INDX_3_INDX_BASE__SHIFT 0
  279. static inline uint32_t CP_DRAW_INDX_3_INDX_BASE(uint32_t val)
  280. {
  281. return ((val) << CP_DRAW_INDX_3_INDX_BASE__SHIFT) & CP_DRAW_INDX_3_INDX_BASE__MASK;
  282. }
  283. #define REG_CP_DRAW_INDX_4 0x00000004
  284. #define CP_DRAW_INDX_4_INDX_SIZE__MASK 0xffffffff
  285. #define CP_DRAW_INDX_4_INDX_SIZE__SHIFT 0
  286. static inline uint32_t CP_DRAW_INDX_4_INDX_SIZE(uint32_t val)
  287. {
  288. return ((val) << CP_DRAW_INDX_4_INDX_SIZE__SHIFT) & CP_DRAW_INDX_4_INDX_SIZE__MASK;
  289. }
  290. #define REG_CP_DRAW_INDX_2_0 0x00000000
  291. #define CP_DRAW_INDX_2_0_VIZ_QUERY__MASK 0xffffffff
  292. #define CP_DRAW_INDX_2_0_VIZ_QUERY__SHIFT 0
  293. static inline uint32_t CP_DRAW_INDX_2_0_VIZ_QUERY(uint32_t val)
  294. {
  295. return ((val) << CP_DRAW_INDX_2_0_VIZ_QUERY__SHIFT) & CP_DRAW_INDX_2_0_VIZ_QUERY__MASK;
  296. }
  297. #define REG_CP_DRAW_INDX_2_1 0x00000001
  298. #define CP_DRAW_INDX_2_1_PRIM_TYPE__MASK 0x0000003f
  299. #define CP_DRAW_INDX_2_1_PRIM_TYPE__SHIFT 0
  300. static inline uint32_t CP_DRAW_INDX_2_1_PRIM_TYPE(enum pc_di_primtype val)
  301. {
  302. return ((val) << CP_DRAW_INDX_2_1_PRIM_TYPE__SHIFT) & CP_DRAW_INDX_2_1_PRIM_TYPE__MASK;
  303. }
  304. #define CP_DRAW_INDX_2_1_SOURCE_SELECT__MASK 0x000000c0
  305. #define CP_DRAW_INDX_2_1_SOURCE_SELECT__SHIFT 6
  306. static inline uint32_t CP_DRAW_INDX_2_1_SOURCE_SELECT(enum pc_di_src_sel val)
  307. {
  308. return ((val) << CP_DRAW_INDX_2_1_SOURCE_SELECT__SHIFT) & CP_DRAW_INDX_2_1_SOURCE_SELECT__MASK;
  309. }
  310. #define CP_DRAW_INDX_2_1_VIS_CULL__MASK 0x00000600
  311. #define CP_DRAW_INDX_2_1_VIS_CULL__SHIFT 9
  312. static inline uint32_t CP_DRAW_INDX_2_1_VIS_CULL(enum pc_di_vis_cull_mode val)
  313. {
  314. return ((val) << CP_DRAW_INDX_2_1_VIS_CULL__SHIFT) & CP_DRAW_INDX_2_1_VIS_CULL__MASK;
  315. }
  316. #define CP_DRAW_INDX_2_1_INDEX_SIZE__MASK 0x00000800
  317. #define CP_DRAW_INDX_2_1_INDEX_SIZE__SHIFT 11
  318. static inline uint32_t CP_DRAW_INDX_2_1_INDEX_SIZE(enum pc_di_index_size val)
  319. {
  320. return ((val) << CP_DRAW_INDX_2_1_INDEX_SIZE__SHIFT) & CP_DRAW_INDX_2_1_INDEX_SIZE__MASK;
  321. }
  322. #define CP_DRAW_INDX_2_1_NOT_EOP 0x00001000
  323. #define CP_DRAW_INDX_2_1_SMALL_INDEX 0x00002000
  324. #define CP_DRAW_INDX_2_1_PRE_DRAW_INITIATOR_ENABLE 0x00004000
  325. #define CP_DRAW_INDX_2_1_NUM_INSTANCES__MASK 0xff000000
  326. #define CP_DRAW_INDX_2_1_NUM_INSTANCES__SHIFT 24
  327. static inline uint32_t CP_DRAW_INDX_2_1_NUM_INSTANCES(uint32_t val)
  328. {
  329. return ((val) << CP_DRAW_INDX_2_1_NUM_INSTANCES__SHIFT) & CP_DRAW_INDX_2_1_NUM_INSTANCES__MASK;
  330. }
  331. #define REG_CP_DRAW_INDX_2_2 0x00000002
  332. #define CP_DRAW_INDX_2_2_NUM_INDICES__MASK 0xffffffff
  333. #define CP_DRAW_INDX_2_2_NUM_INDICES__SHIFT 0
  334. static inline uint32_t CP_DRAW_INDX_2_2_NUM_INDICES(uint32_t val)
  335. {
  336. return ((val) << CP_DRAW_INDX_2_2_NUM_INDICES__SHIFT) & CP_DRAW_INDX_2_2_NUM_INDICES__MASK;
  337. }
  338. #define REG_CP_DRAW_INDX_OFFSET_0 0x00000000
  339. #define CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__MASK 0x0000003f
  340. #define CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__SHIFT 0
  341. static inline uint32_t CP_DRAW_INDX_OFFSET_0_PRIM_TYPE(enum pc_di_primtype val)
  342. {
  343. return ((val) << CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__SHIFT) & CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__MASK;
  344. }
  345. #define CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__MASK 0x000000c0
  346. #define CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__SHIFT 6
  347. static inline uint32_t CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT(enum pc_di_src_sel val)
  348. {
  349. return ((val) << CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__SHIFT) & CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__MASK;
  350. }
  351. #define CP_DRAW_INDX_OFFSET_0_TESSELLATE 0x00000100
  352. #define CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__MASK 0x00000c00
  353. #define CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__SHIFT 10
  354. static inline uint32_t CP_DRAW_INDX_OFFSET_0_INDEX_SIZE(enum a4xx_index_size val)
  355. {
  356. return ((val) << CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__SHIFT) & CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__MASK;
  357. }
  358. #define CP_DRAW_INDX_OFFSET_0_TESS_MODE__MASK 0x01f00000
  359. #define CP_DRAW_INDX_OFFSET_0_TESS_MODE__SHIFT 20
  360. static inline uint32_t CP_DRAW_INDX_OFFSET_0_TESS_MODE(uint32_t val)
  361. {
  362. return ((val) << CP_DRAW_INDX_OFFSET_0_TESS_MODE__SHIFT) & CP_DRAW_INDX_OFFSET_0_TESS_MODE__MASK;
  363. }
  364. #define REG_CP_DRAW_INDX_OFFSET_1 0x00000001
  365. #define CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES__MASK 0xffffffff
  366. #define CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES__SHIFT 0
  367. static inline uint32_t CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES(uint32_t val)
  368. {
  369. return ((val) << CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES__SHIFT) & CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES__MASK;
  370. }
  371. #define REG_CP_DRAW_INDX_OFFSET_2 0x00000002
  372. #define CP_DRAW_INDX_OFFSET_2_NUM_INDICES__MASK 0xffffffff
  373. #define CP_DRAW_INDX_OFFSET_2_NUM_INDICES__SHIFT 0
  374. static inline uint32_t CP_DRAW_INDX_OFFSET_2_NUM_INDICES(uint32_t val)
  375. {
  376. return ((val) << CP_DRAW_INDX_OFFSET_2_NUM_INDICES__SHIFT) & CP_DRAW_INDX_OFFSET_2_NUM_INDICES__MASK;
  377. }
  378. #define REG_CP_DRAW_INDX_OFFSET_3 0x00000003
  379. #define REG_CP_DRAW_INDX_OFFSET_4 0x00000004
  380. #define CP_DRAW_INDX_OFFSET_4_INDX_BASE__MASK 0xffffffff
  381. #define CP_DRAW_INDX_OFFSET_4_INDX_BASE__SHIFT 0
  382. static inline uint32_t CP_DRAW_INDX_OFFSET_4_INDX_BASE(uint32_t val)
  383. {
  384. return ((val) << CP_DRAW_INDX_OFFSET_4_INDX_BASE__SHIFT) & CP_DRAW_INDX_OFFSET_4_INDX_BASE__MASK;
  385. }
  386. #define REG_CP_DRAW_INDX_OFFSET_5 0x00000005
  387. #define CP_DRAW_INDX_OFFSET_5_INDX_SIZE__MASK 0xffffffff
  388. #define CP_DRAW_INDX_OFFSET_5_INDX_SIZE__SHIFT 0
  389. static inline uint32_t CP_DRAW_INDX_OFFSET_5_INDX_SIZE(uint32_t val)
  390. {
  391. return ((val) << CP_DRAW_INDX_OFFSET_5_INDX_SIZE__SHIFT) & CP_DRAW_INDX_OFFSET_5_INDX_SIZE__MASK;
  392. }
  393. #define REG_CP_SET_DRAW_STATE_0 0x00000000
  394. #define CP_SET_DRAW_STATE_0_COUNT__MASK 0x0000ffff
  395. #define CP_SET_DRAW_STATE_0_COUNT__SHIFT 0
  396. static inline uint32_t CP_SET_DRAW_STATE_0_COUNT(uint32_t val)
  397. {
  398. return ((val) << CP_SET_DRAW_STATE_0_COUNT__SHIFT) & CP_SET_DRAW_STATE_0_COUNT__MASK;
  399. }
  400. #define CP_SET_DRAW_STATE_0_DIRTY 0x00010000
  401. #define CP_SET_DRAW_STATE_0_DISABLE 0x00020000
  402. #define CP_SET_DRAW_STATE_0_DISABLE_ALL_GROUPS 0x00040000
  403. #define CP_SET_DRAW_STATE_0_LOAD_IMMED 0x00080000
  404. #define CP_SET_DRAW_STATE_0_GROUP_ID__MASK 0x1f000000
  405. #define CP_SET_DRAW_STATE_0_GROUP_ID__SHIFT 24
  406. static inline uint32_t CP_SET_DRAW_STATE_0_GROUP_ID(uint32_t val)
  407. {
  408. return ((val) << CP_SET_DRAW_STATE_0_GROUP_ID__SHIFT) & CP_SET_DRAW_STATE_0_GROUP_ID__MASK;
  409. }
  410. #define REG_CP_SET_DRAW_STATE_1 0x00000001
  411. #define CP_SET_DRAW_STATE_1_ADDR__MASK 0xffffffff
  412. #define CP_SET_DRAW_STATE_1_ADDR__SHIFT 0
  413. static inline uint32_t CP_SET_DRAW_STATE_1_ADDR(uint32_t val)
  414. {
  415. return ((val) << CP_SET_DRAW_STATE_1_ADDR__SHIFT) & CP_SET_DRAW_STATE_1_ADDR__MASK;
  416. }
  417. #define REG_CP_SET_BIN_0 0x00000000
  418. #define REG_CP_SET_BIN_1 0x00000001
  419. #define CP_SET_BIN_1_X1__MASK 0x0000ffff
  420. #define CP_SET_BIN_1_X1__SHIFT 0
  421. static inline uint32_t CP_SET_BIN_1_X1(uint32_t val)
  422. {
  423. return ((val) << CP_SET_BIN_1_X1__SHIFT) & CP_SET_BIN_1_X1__MASK;
  424. }
  425. #define CP_SET_BIN_1_Y1__MASK 0xffff0000
  426. #define CP_SET_BIN_1_Y1__SHIFT 16
  427. static inline uint32_t CP_SET_BIN_1_Y1(uint32_t val)
  428. {
  429. return ((val) << CP_SET_BIN_1_Y1__SHIFT) & CP_SET_BIN_1_Y1__MASK;
  430. }
  431. #define REG_CP_SET_BIN_2 0x00000002
  432. #define CP_SET_BIN_2_X2__MASK 0x0000ffff
  433. #define CP_SET_BIN_2_X2__SHIFT 0
  434. static inline uint32_t CP_SET_BIN_2_X2(uint32_t val)
  435. {
  436. return ((val) << CP_SET_BIN_2_X2__SHIFT) & CP_SET_BIN_2_X2__MASK;
  437. }
  438. #define CP_SET_BIN_2_Y2__MASK 0xffff0000
  439. #define CP_SET_BIN_2_Y2__SHIFT 16
  440. static inline uint32_t CP_SET_BIN_2_Y2(uint32_t val)
  441. {
  442. return ((val) << CP_SET_BIN_2_Y2__SHIFT) & CP_SET_BIN_2_Y2__MASK;
  443. }
  444. #define REG_CP_SET_BIN_DATA_0 0x00000000
  445. #define CP_SET_BIN_DATA_0_BIN_DATA_ADDR__MASK 0xffffffff
  446. #define CP_SET_BIN_DATA_0_BIN_DATA_ADDR__SHIFT 0
  447. static inline uint32_t CP_SET_BIN_DATA_0_BIN_DATA_ADDR(uint32_t val)
  448. {
  449. return ((val) << CP_SET_BIN_DATA_0_BIN_DATA_ADDR__SHIFT) & CP_SET_BIN_DATA_0_BIN_DATA_ADDR__MASK;
  450. }
  451. #define REG_CP_SET_BIN_DATA_1 0x00000001
  452. #define CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__MASK 0xffffffff
  453. #define CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__SHIFT 0
  454. static inline uint32_t CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS(uint32_t val)
  455. {
  456. return ((val) << CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__SHIFT) & CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__MASK;
  457. }
  458. #endif /* ADRENO_PM4_XML */