ソースを参照

r600: reduce number of cache flushes

We don't need to flush so often. Next step
would be to move the flushing to the drm and only
flush after each command buffer rather than each
draw.
tags/7.8-rc1
Alex Deucher 15年前
コミット
339d42b4e6
2個のファイルの変更3行の追加3行の削除
  1. 1
    0
      src/mesa/drivers/dri/r600/r600_blit.c
  2. 2
    3
      src/mesa/drivers/dri/r600/r700_render.c

+ 1
- 0
src/mesa/drivers/dri/r600/r600_blit.c ファイルの表示

@@ -1652,6 +1652,7 @@ unsigned r600_blit(GLcontext *ctx,
CB_ACTION_ENA_bit | (1 << (id + 6)));

/* 5 */
/* XXX drm should handle this in fence submit */
r700WaitForIdleClean(context);

radeonFlush(ctx);

+ 2
- 3
src/mesa/drivers/dri/r600/r700_render.c ファイルの表示

@@ -115,8 +115,6 @@ void r700Start3D(context_t *context)
END_BATCH();

COMMIT_BATCH();

r700WaitForIdleClean(context);
}

GLboolean r700SyncSurf(context_t *context,
@@ -421,7 +419,7 @@ static void r700RunRenderPrimitiveImmediate(GLcontext * ctx, int start, int end,
}

/* start 3d, idle, cb/db flush */
#define PRE_EMIT_STATE_BUFSZ 10 + 5 + 18
#define PRE_EMIT_STATE_BUFSZ 5 + 5 + 18

static GLuint r700PredictRenderSize(GLcontext* ctx,
const struct _mesa_prim *prim,
@@ -934,6 +932,7 @@ static GLboolean r700TryDrawPrims(GLcontext *ctx,
radeon_debug_remove_indent();

/* Flush render op cached for last several quads. */
/* XXX drm should handle this in fence submit */
r700WaitForIdleClean(context);

rrb = radeon_get_colorbuffer(&context->radeon);

読み込み中…
キャンセル
保存